找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

AZP94NAG

型号:

AZP94NAG

描述:

ECL / PECL ÷ 1 , ÷ 2时钟发生器芯片具有三态输出兼容[ ECL/PECL ±1, ±2 Clock Generation Chip with Tristate Compatible Outputs ]

品牌:

AZM[ ARIZONA MICROTEK, INC ]

页数:

8 页

PDF大小:

141 K

ARIZONA MICROTEK, INC.  
AZP94  
ECL/PECL ÷1, ÷2 Clock Generation Chip with Tristate Compatible Outputs  
FEATURES  
PACKAGE AVAILABILITY  
Green and RoHS Compliant / Lead (Pb)  
Free Package Available  
3.0V to 5.5V Operation  
PACKAGE  
PART NO.  
MARKING  
NOTES  
1,2  
MLP 8 (2x2) Green  
/ RoHS Compliant  
/ Lead (Pb) Free  
J4G  
<Date Code>  
AZP94NAG  
Selectable Divide Ratio  
Selectable Enable Polarity and  
Threshold (CMOS/TTL or PECL)  
Tristate Compatible Outputs  
Input Buffer Powers Down when  
Disabled  
DIE  
AZP94XP  
N/A  
3,4  
1
Add R1 at end of part number for 7 inch (1K parts), R2 for 13 inch (2.5K parts)  
Tape & Reel.  
2
3
4
Date code format: “Y” for year followed by “WW” for week.  
Waffle Pack, die thickness 180µ.  
Contact factory for availability.  
Selectable Input Biasing  
High Bandwidth for 1GHz  
Available in a MLP 8 (2x2) Package  
IBIS Model File Available on Arizona  
Microtek Website  
DESCRIPTION  
The AZP94 is a specialized ÷1 or ÷2 clock generation part including an enable/reset function. The divide ratio is  
selected with the DIV-SEL pin/pad. When DIV-SEL is open (NC), the AZP94 functions as a standard receiver. If  
DIV-SEL is connected to VEE, it functions as a ÷2 divider.  
Enable (EN) functionality is selected with the EN-SEL pin/pad which has three valid states: open (NC), VEE, or  
connected to VEE via a 20kΩ ± 20% resistor. Leaving EN-SEL open or connecting it to VEE allows the EN pin/pad to  
function as an active high CMOS/TTL enable. When EN-SEL is open, an internal 75kΩ pull-up resistor is selected  
which enables the outputs whenever EN is left open. When EN-SEL is connected to VEE, an internal 75kΩ pull-  
down resistor is selected which disables the outputs whenever EN is left open.  
Connecting the EN-SEL to VEE with a 20kΩ resistor will allow the EN pin/pad to function as an active low  
PECL/ECL enable with an internal 75kΩ pull-down resistor. In this mode, outputs are enabled when EN is left open  
(NC). The default logic condition can be overridden by connecting the EN to VCC with an external resistor of  
20kΩ. If the enable signal is CMOS (rail-to-rail) and the logic sense is active low (EN-SEL connected to VEE with  
a 20kΩ resistor), the EN pin/pad voltage swing must be reduced using two external resistors. Contact the factory for  
details.  
When the AZP94 is disabled, the Q and Q¯ outputs are forced LOW and the input buffer is powered down to  
minimize feed through. This feature allows tristate compatible parallel output connections. Multiple AZP94 chip  
outputs can be wired together. Since both outputs are forced LOW in the disable mode, an enabled AZP94 can drive  
the output lines without interference from the unselected units. In addition, the AZP94 can be used in parallel  
connection with PECL/ECL parts whose outputs are high impedance when disabled.  
The EN pin/pad also functions as a reset when the ÷2 mode is selected. In the ÷2 mode, the counter resets when  
the outputs are disabled.  
1630 S. STAPLEY DR., SUITE 127 MESA, ARIZONA 85204 USA (480) 962-5881 FAX (480) 890-2541  
www.azmicrotek.com  
AZP94  
MLP 8, 2x2 mm Package (AZP94NA)  
The AZP94NA provides a VBB with an 1880Ω internal bias resistor from D to VBB. This feature allows AC  
coupling with minimal external components. The VBB pin supports 1.5mA sink/source current and should be  
bypassed to ground or VCC with a 0.01 μF capacitor.  
DIE (AZP94X)  
The AZP94X provides a VBB and a BIAS pad with 940Ω internal resistors from D to BIAS and D¯ to BIAS.  
Connecting the BIAS pad to VBB allows D and D¯ to be AC coupled with minimal external components. For single  
ended applications, D or D¯ may be connected directly to VBB to form a single 1880Ω bias resistor. The VBB pin  
supports 1.5mA sink/source current. Whenever used, the VBB should be bypassed to ground or VCC with a 0.01 μF  
capacitor.  
TYPICAL TRISTATE COMPATIBLE OPERATION  
Tristate Compatible Operation  
The outputs of the AZP94 are emitter followers as shown in the left side of the drawing. When a part is  
disabled, both outputs are set in the LOW state. This allows a HIGH output from an enabled part to override a  
disabled output and pull the combined line HIGH as seen in the right hand side of the drawing. When the enabled  
part output is LOW, the combined line remains LOW.  
If all connected AZP94 parts are disabled, both output lines will be in the LOW state.  
NOTE: The specifications in the ECL/PECL tables are valid when thermal equilibrium has been established.  
April 2007 Rev 1  
www.azmicrotek.com  
2
AZP94  
SIGNAL DESCRIPTION  
PIN/PAD  
D/D¯  
FUNCTION  
Data Inputs  
Q/Q¯  
Data Outputs  
VBB  
BIAS  
EN  
EN-SEL  
DIV-SEL  
VEE  
Reference Voltage Output  
Input Bias Return  
Enable/Reset Input  
Enable Logic Select  
Divide Ratio Select  
Negative Supply  
VCC  
Positive Supply  
ENABLE TRUTH TABLE  
EN  
DIVIDE TRUTH TABLE  
EN-SEL  
NC  
NC  
VEE  
VEE  
20kΩ to VEE  
20kΩ to VEE  
Q
Low  
Q¯  
1
DIV-SEL  
DIVIDE  
RATIO  
÷1  
CMOS Low or VEE  
Low  
Data  
Low  
Data  
Data  
Low  
CMOS High, VCC or NC Data  
CMOS Low, VEE or NC1 Low  
NC  
1
VEE  
÷2  
CMOS High or VCC  
PECL Low, VEE or NC1  
PECL High or VCC  
Data  
Data  
Low  
1
DIV-SEL connection must  
be 1Ω.  
1 Counter Reset for ÷2 Ratio  
TIMING DIAGRAM  
April 2007 Rev 1  
www.azmicrotek.com  
3
AZP94  
DIE PAD COORDINATES  
AZP94  
X
(Microns)  
-342.5  
-342.5  
-342.5  
-342.5  
-33.5  
126.5  
312.5  
312.5  
312.5  
Y
(Microns)  
312.5  
144.5  
-87.0  
-255.0  
-312.5  
-312.5  
-248.5  
-98.5  
NAME  
SIGNAL  
L K  
M
A
B
A
B
C
D
E
F
G
H
I
D
D¯  
BIAS  
VBB  
EN  
VEE  
J
I
DIE SIZE: 950µ X 940µ  
DIE THICKNESS: 180µ  
BOND PAD: 85µ X 85µ  
DIV-SEL  
Q¯  
C
D
H
G
Q
NC  
VCC  
VCC  
51.5  
J
312.5  
302.5  
142.5  
-140.5  
201.5  
342.5  
342.5  
342.5  
K
L
M
E F  
EN-SEL  
Note:  
1. The die backside may be left open or  
connected to VEE  
.
AZP94NA  
MLP 8, 2x2 mm  
TOP VIEW  
April 2007 Rev 1  
www.azmicrotek.com  
4
AZP94  
Absolute Maximum Ratings are those values beyond which device life may be impaired.  
Symbol  
Characteristic  
Rating  
Unit  
VCC  
VI  
VEE  
VI  
PECL Power Supply  
(VEE = 0V)  
(VEE = 0V)  
(VCC = 0V)  
(VCC = 0V)  
— Continuous  
— Surge  
0 to +6.0  
0 to +6.0  
-6.0 to 0  
-6.0 to 0  
50  
Vdc  
Vdc  
Vdc  
Vdc  
PECL Input Voltage  
ECL Power Supply  
ECL Input Voltage  
Output Current  
IHGOUT  
mA  
100  
TA  
TSTG  
Operating Temperature Range  
Storage Temperature Range  
-40 to +85  
-65 to +150  
°C  
°C  
100K ECL DC Characteristics (VEE = -3.0V to -5.5V, VCC = GND)  
-40°C  
0°C  
25°C  
85°C  
Symbol  
Characteristic  
Unit  
Min  
-1085  
-1900  
Max  
-880  
-1555  
Min  
-1025  
-1900  
Max  
-880  
-1620  
Min  
-1025  
-1900  
Max  
-880  
-1620  
Min  
-1025  
-1900  
Max  
-880  
-1620  
VOH  
VOL  
Output HIGH Voltage1  
Output LOW Voltage1  
Input HIGH Voltage  
D/D¯, EN (ECL)2  
mV  
mV  
VIH  
VIL  
-1165  
-740  
VCC  
-1165  
-740  
VCC  
-1165  
-740  
VCC  
-1165  
-740  
VCC  
mV  
mV  
EN (CMOS)3 VEE+2000  
VEE+2000  
VEE+2000  
VEE+2000  
Input LOW Voltage  
D/D¯, EN (ECL)2  
EN (CMOS)3  
Reference Voltage  
-1900  
VEE  
-1390  
-1475  
VEE + 800  
-1250  
-1900  
VEE  
-1390  
-1475  
VEE + 800  
-1250  
-1900  
VEE  
-1390  
-1475  
VEE + 800  
-1250  
-1900  
VEE  
-1390  
-1475  
VEE + 800  
-1250  
VBB  
IIH  
mV  
μA  
Input HIGH Current EN  
150  
150  
150  
150  
Input LOW Current  
EN (ECL)2  
IIL  
0.5  
-150  
0.5  
-150  
0.5  
-150  
0.5  
-150  
μA  
EN (CMOS)3  
IEE  
Power Supply Current1  
34  
34  
34  
37  
mA  
1.  
2.  
3.  
Specified with outputs terminated through 50Ω resistors to VCC - 2V.  
EN-SEL connected to VEE through a 20kΩ resistor  
EN-SEL connected VEE or left open (NC)  
100K LVPECL DC Characteristics (VEE = GND, VCC = +3.3V)  
-40°C  
0°C  
25°C  
85°C  
Symbol  
Characteristic  
Unit  
Min  
2215  
1400  
Max  
2420  
1745  
Min  
2275  
1400  
Max  
2420  
1680  
Min  
2275  
1400  
Max  
2420  
1680  
Min  
2275  
1400  
Max  
2420  
1680  
VOH  
VOL  
Output HIGH Voltage1,2  
Output LOW Voltage1,2  
Input HIGH Voltage1  
D/D¯, EN (PECL)3  
EN (CMOS)4  
mV  
mV  
VIH  
VIL  
2135  
2000  
2560  
VCC  
2135  
2000  
2560  
VCC  
2135  
2000  
2560  
VCC  
2135  
2000  
2560  
VCC  
mV  
mV  
Input LOW Voltage1  
D/D¯, EN (PECL)3  
EN (CMOS)4  
1400  
GND  
1910  
1825  
800  
2050  
150  
1400  
GND  
1910  
1825  
800  
2050  
150  
1400  
GND  
1910  
1825  
800  
2050  
150  
1400  
GND  
1910  
1825  
800  
2050  
150  
VBB  
IIH  
Reference Voltage1  
Input HIGH Current EN  
mV  
μA  
Input LOW Current  
EN (PECL)3  
IIL  
0.5  
-150  
0.5  
-150  
0.5  
-150  
0.5  
-150  
μA  
EN (CMOS)4  
IEE  
Power Supply Current2  
34  
34  
34  
37  
mA  
1.  
2.  
3.  
4.  
For supply voltages other that 3.3V, use the ECL table values and ADD supply voltage value.  
Specified with outputs terminated through 50Ω resistors to VCC - 2V.  
EN-SEL connected to VEE through a 20kΩ resistor  
EN-SEL connected VEE or left open (NC)  
April 2007 Rev 1  
www.azmicrotek.com  
5
AZP94  
100K PECL DC Characteristics (VEE = GND, VCC = +5.0V)  
-40°C  
0°C  
25°C  
85°C  
Symbol  
Characteristic  
Unit  
Min  
3915  
3100  
Max  
4120  
3445  
Min  
3975  
3100  
Max  
4120  
3380  
Min  
3975  
3100  
Max  
4120  
3380  
Min  
3975  
3100  
Max  
4120  
3380  
VOH  
VOL  
Output HIGH Voltage1,2  
Output LOW Voltage1,2  
Input HIGH Voltage1  
D/D¯, EN (PECL)3  
EN (CMOS)4  
mV  
mV  
VIH  
VIL  
3835  
2000  
4260  
VCC  
3835  
2000  
4260  
VCC  
3835  
2000  
4260  
VCC  
3835  
2000  
4260  
VCC  
mV  
mV  
Input LOW Voltage1  
D/D¯, EN (PECL)3  
EN (CMOS)4  
3100  
GND  
3610  
3525  
800  
3750  
150  
3100  
GND  
3610  
3525  
800  
3750  
150  
3100  
GND  
3610  
3525  
800  
3750  
150  
3100  
GND  
3610  
3525  
800  
3750  
150  
VBB  
IIH  
Reference Voltage1  
Input HIGH Current EN  
mV  
μA  
Input LOW Current  
EN (PECL)3  
IIL  
0.5  
-150  
0.5  
-150  
0.5  
-150  
0.5  
-150  
μA  
EN (CMOS)4  
IEE  
Power Supply Current2  
34  
34  
34  
37  
mA  
1.  
2.  
3.  
4.  
For supply voltages other that 5.0V, use the ECL table values and ADD supply voltage value.  
Specified with outputs terminated through 50Ω resistors to VCC - 2V.  
EN-SEL connected to VEE through a 20kΩ resistor  
EN-SEL connected VEE or left open (NC)  
AC Characteristics (VEE = -3.0V to -5.5V; VCC = GND or VEE = GND; VCC = +3.0V to +5.5V)  
-40°C  
Typ  
0°C  
Typ  
25°C  
Typ  
85°C  
Typ  
Symbol  
Characteristic  
Unit  
Min  
Max  
Min  
Max  
Min  
Max  
Min  
Max  
Propagation Delay  
D to Q/Q¯ Outputs1  
EN to Q/Q¯ Outputs1,2  
Duty Cycle Skew3  
tPLH / tPHL  
(SE)  
(SE)  
450  
3000  
20  
450  
3000  
20  
450  
3000  
20  
450  
3000  
20  
ps  
tSKEW  
5
5
5
5
ps  
mV  
VPP (AC) Differential Input Swing4  
150  
100  
1000  
150  
100  
1000  
150  
100  
1000  
150  
100  
1000  
Output Rise/Fall1  
(20% - 80%)  
tr / tf  
240  
240  
240  
240  
ps  
1.  
2.  
3.  
4.  
Specified with outputs terminated through 50Ω resistors to VCC - 2V.  
Specified from 50% EN input edge to VOH min or VOL max of the Q/Q¯ outputs  
Duty cycle skew is the difference between a tPLH and tPHL propagation delay through a device.  
The peak-to-peak differential input swing is the range for which AC parameters are guaranteed. The device has a voltage gain of 100.  
AC PP INPUT  
D
D
VPP (AC)  
April 2007 Rev 1  
www.azmicrotek.com  
6
AZP94  
PACKAGE DIAGRAM  
MLP 8 2x2mm  
Pin 1 Dot  
By Marking  
2.000±0.050  
MLP 8  
(2x2mm)  
2.000±0.050  
TOP VIEW  
Pin 1 Identification  
R0.100 TYP  
0.350±0.050  
0.250±0.050  
8
7
6
5
1
2
3
4
1.200±0.050 1.750  
exp. pad Ref.  
0.500 bsc  
0.600±0.050  
exp. pad  
BOTTOM VIEW  
1
2
3
4
0.750±0.050  
0.000-0.050  
0.203±0.025  
SIDE VIEW  
Note: All dimensions are in mm  
April 2007 Rev 1  
www.azmicrotek.com  
7
AZP94  
Arizona Microtek, Inc. reserves the right to change circuitry and specifications at any time without prior notice. Arizona Microtek, Inc.  
makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Arizona  
Microtek, Inc. assume any liability arising out of the application or use of any product or circuit and specifically disclaims any and all  
liability, including without limitation special, consequential or incidental damages. Arizona Microtek, Inc. does not convey any license  
rights nor the rights of others. Arizona Microtek, Inc. products are not designed, intended or authorized for use as components in systems  
intended to support or sustain life, or for any other application in which the failure of the Arizona Microtek, Inc. product could create a  
situation where personal injury or death may occur. Should Buyer purchase or use Arizona Microtek, Inc. products for any such  
unintended or unauthorized application, Buyer shall indemnify and hold Arizona Microtek, Inc. and its officers, employees, subsidiaries,  
affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly  
or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that  
Arizona Microtek, Inc. was negligent regarding the design or manufacture of the part.  
April 2007 Rev 1  
www.azmicrotek.com  
8
厂商 型号 描述 页数 下载

AZM

AZP51 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP51SG 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP51_12 低相位噪声正弦波/ CMOS到LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave/CMOS to LVPECL Buffer/Divider ] 9 页

AZM

AZP52 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP52SG 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP52_13 低相位噪声正弦波/ CMOS到LVPECL缓冲器/转换器[ Low Phase Noise Sine Wave / CMOS to LVPECL Buffer / Translator ] 9 页

AZM

AZP53 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP53PG 低相位噪声的正弦波LVPECL缓冲器/分频器[ Low Phase Noise Sine Wave to LVPECL Buffer/Divider ] 9 页

AZM

AZP53QG 低相位噪声正弦波/ CMOS[ Low Phase Noise Sine Wave/CMOS ] 13 页

AZM

AZP53_13 低相位噪声正弦波/ CMOS到LVPECL缓冲器/转换器[ Low Phase Noise Sine Wave / CMOS to LVPECL Buffer / Translator ] 13 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.159577s