IDT8SLVP1102I Datasheet
LOW PHASE NOISE, 1-TO-2, 3.3V, 2.5V LVPECL OUTPUT FANOUT BUFFER
AC Electrical Characteristics
Table 4. AC Electrical Characteristics, V = 3.3V ± 5% or 2.5V ± 5%, V = 0V, T = -40°C to 85°C
CC
EE
A
Symbol
Parameter
Test Conditions
Minimum
Typical
Maximum Units
PCLK,
nPCLK
fREF
Input Frequency
2
GHz
V/ns
ps
PCLK,
nPCLK
V/t
Input Edge Rate
1.5
70
PCLK, nPCLK to any Qx, nQx
for VPP = 0.1V or 0.3V
tPD
Propagation Delay; NOTE 1
140
250
tsk(o)
tsk(p)
tsk(pp)
Output Skew; NOTE 2, 3
Output Pulse Skew
5
6
15
10
ps
ps
ps
fREF = 100MHz
Part-to-Part Skew; NOTE 3, 4
80
230
f
REF = 122.88MHz Sine Wave, VPP = 1V,
157
92
91
38
36
36
60
49
fs
fs
fs
fs
fs
fs
fs
fs
fs
Integration Range: 1kHz – 40MHz
fREF = 122.88MHz Sine Wave, VPP = 1V,
Integration Range: 10kHz – 20MHz
fREF = 122.88MHz Sine Wave, VPP = 1V,
Integration Range: 12kHz – 20MHz
fREF = 156.25MHz Square Wave, VPP = 1V,
Integration Range: 1kHz – 40MHz
51
49
49
77
63
63
Buffer Additive Phase Jitter,
RMS; refer to Additive Phase
Jitter Section
fREF = 156.25MHz Square Wave, VPP = 1V,
Integration Range: 10kHz – 20MHz
tJIT
fREF = 156.25MHz Square Wave, VPP = 1V,
Integration Range: 12kHz – 20MHz
fREF = 156.25MHz Square Wave, VPP = 0.5V,
Integration Range: 1kHz – 40MHz
fREF = 156.25MHz Square Wave, VPP = 0.5V,
Integration Range: 10kHz – 20MHz
fREF = 156.25MHz Square Wave, VPP = 0.5V,
Integration Range: 12kHz – 20MHz
49
tR / tF
VPP
Output Rise/ Fall Time
20% to 80%
fREF < 1.5GHz
fREF > 1.5GHz
35
0.1
0.2
110
180
1.5
1.5
ps
V
Peak-to-Peak Input Voltage;
NOTE 5, 7
V
Common Mode Input
Voltage; NOTE 5, 6, 7
VCMR
1.0
VCC – 0.6
V
VCC = 3.3V, fREF 2GHz
VCC = 2.5V, fREF 2GHz
VCC = 3.3V, fREF 2GHz
VCC = 2.5V, fREF 2GHz
0.45
0.4
0.9
0.8
0.75
0.65
1.5
1.0
1.0
2.0
2.0
V
V
V
V
Output Voltage Swing,
Peak-to-Peak
VO(pp)
Differential Output Voltage
Swing, Peak-to-Peak
VDIFF_OUT
1.3
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium
has been reached under these conditions.
NOTE 1: Measured from the differential input crossing point to the differential output crosspoint.
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.
NOTE 3: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency, same temperature and
with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints.
NOTE 5: VIL should not be less than -0.3V. VIH should not be higher than VCC
NOTE 6: Common mode input voltage is defined as the crosspoint.
.
NOTE 7: For single-ended LVCMOS input applications, please refer to the Applications Information, Wiring the Differential Input to accept
single-ended levels, Figures 1A and 1B.
IDT8SLVP1102ANLI MARCH 13, 2018
5
©2018 Integrated Device Technology, Inc.