找货询价

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

QQ咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

技术支持

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

售后咨询

一对一服务 找料无忧

专属客服

服务时间

周一 - 周六 9:00-18:00

CYK128K16SCCBU-55BVXI

型号:

CYK128K16SCCBU-55BVXI

品牌:

CYPRESS[ CYPRESS ]

页数:

10 页

PDF大小:

244 K

CYK128K16SCCB  
2-Mbit (128K x 16) Pseudo Static RAM  
Features  
Functional Description[1]  
• Advanced low power MoBL® architecture  
• High speed: 55ns, 70ns  
• Wide voltage range: 2.7V to 3.3V  
• Typical active current: 1mA @ f = 1 MHz  
• Low standby power  
The CYK128K16SCCB is a high-performance CMOS pseudo  
static RAMs (PSRAM) organized as 128K words by 16 bits that  
supports an asynchronous memory interface. This device  
features advanced circuit design to provide ultra-low active  
current. This is ideal for providing More Battery Life(MoBL)  
in portable applications such as cellular telephones. The  
device can be put into standby mode reducing power  
consumption dramatically when deselected (CE1 LOW, CE2  
HIGH or both BHE and BLE are HIGH). The input/output pins  
(I/O0 through I/O15) are placed in a high-impedance state  
when the chip is deselected (CE1 HIGH, CE2 LOW) or OE is  
deasserted HIGH), or during a write operation (Chip Enabled  
and Write Enable WE LOW). Reading from the device is  
accomplished by asserting the Chip Enables (CE1 LOW and  
CE2 HIGH) and Output Enable (OE) LOW while forcing the  
Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW,  
then data from the memory location specified by the address  
pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is  
LOW, then data from memory will appear on I/O8 to I/O15. See  
the Truth Table for a complete description of read and write  
modes.  
• Automatic power-down when deselected  
Logic Block Diagram  
DATA IN DRIVERS  
A10  
A9  
A8  
A7  
A6  
A5  
A4  
A3  
A2  
A1  
A0  
128K x 16  
RAM Array  
I/O0–I/O7  
I/O8–I/O15  
COLUMN DECODER  
BHE  
WE  
CE2  
CE1  
OE  
BLE  
CE2  
CE1  
Power -Down  
Circuit  
BHE  
BLE  
Note:  
1. For best-practice recommendations, please refer to the Cypress application note “System Design Guidelines” on http://www.cypress.com.  
Cypress Semiconductor Corporation  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Document #: 38-05525 Rev. *E  
Revised September 28, 2004  
CYK128K16SCCB  
Pin Configuration[2, 3, 4]  
48Ball VFBGA  
Top View  
1
4
3
2
5
6
A
A
A
2
CE  
I/O  
OE  
BLE  
2
0
1
A
B
C
A
A
I/O BHE  
CE  
I/O  
4
3
0
8
1
A
A
6
I/O  
I/O  
I/O  
5
10  
1
2
9
V
V
A
V
I/O  
I/O  
3
NC  
CC  
D
E
F
SS  
7
11  
DNU  
A
16  
V
CC  
SS  
I/O  
I/O  
12  
4
A
A
15  
I/O  
I/O  
5
I/O  
I/O  
6
14  
13  
14  
A
A
G
H
I/O  
I/O  
NC  
WE  
13  
12  
15  
7
A
A
A
A
NC  
NC  
10  
9
11  
8
Product Portfolio  
Power Dissipation  
Operating, Icc (mA)  
f = fMAX  
VCC Range  
(V)  
Standby, ISB2  
f = 1 MHz  
(µA)  
Speed  
(ns)  
55  
Product  
Min.  
Typ.  
3.0  
Max.  
3.3  
Typ.[5]  
Max.  
Typ.[5]  
Max.  
22  
Typ.[5]  
Max.  
CYK128K16SCCB  
2.7  
1
5
14  
9
40  
70  
8
15  
Note:  
2. Ball D3, H1, G2, H6 are the address expansion pins for the 4Mb, 8Mb, 16Mb, and 32-Mb densities respectively.  
3. NC “no connect”–not connected internally to the die.  
4. DNU(Do Not Use) pins have to be left floating or tied to Vss to ensure proper application.  
5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V = V (typ) and T = 25C.  
CC  
CC  
A
Document #: 38-05525 Rev. *E  
Page 2 of 10  
CYK128K16SCCB  
DC Input Voltage[6, 7, 8] ....................................0.4V to 3.3V  
Output Current into Outputs (LOW) ............................ 20 mA  
Maximum Ratings  
(Above which the useful life may be impaired. For user guide-  
Static Discharge Voltage ......................................... > 2001V  
lines, not tested.)  
(per MIL-STD-883, Method 3015)  
Storage Temperature .................................65°C to +150°C  
Latch-up Current ....................................................> 200 mA  
Ambient Temperature with  
Power Applied ............................................55°C to +125°C  
Operating Range  
Supply Voltage to Ground Potential ................ 0.4V to 4.6V  
Ambient  
DC Voltage Applied to Outputs  
Range  
Temperature (TA)  
VCC  
in High-Z State[6, 7, 8] ....................................... 0.4V to 3.3V  
Industrial  
25°C to +85°C  
2.7V to 3.3V  
DC Electrical Characteristics (Over the Operating Range)  
CYK128K16SCCB-55  
Min. Typ.[5] Max.  
CYK128K16SCCB-70  
Min. Typ.[5] Max. Unit  
Parameter.  
Vcc  
Description  
Supply Voltage  
Test Conditions  
2.7  
3.0  
3.3  
2.7  
3.3  
V
VOH  
Output HIGH Voltage IOH = 0.1 mA  
VCC  
VCC  
V
0.4  
0.4  
VOL  
VIH  
Output LOW Voltage IOL = 0.1 mA  
Input HIGH Voltage  
0.4  
VCC  
0.4  
0.4  
VCC  
0.4  
V
V
0.8 *  
VCC  
+
0.8 *  
VCC  
+
VIL  
IIX  
Input LOW Voltage f = 0  
0.4  
1  
0.4  
+1  
0.4  
1  
0.4  
+1  
V
µA  
Input Leakage  
GND < VI < Vcc  
Current  
IOZ  
ICC  
Output Leakage  
Current  
GND < VO < Vcc, Output  
Disabled  
1  
+1  
1  
+1  
µA  
VCC Operating  
f = fMAX = 1/tRC Vcc = 3.3V,  
14  
1
22  
5
8
1
15  
5
mA  
Supply Current  
I
OUT = 0mA,  
f = 1 MHz  
CMOS level  
ISB1  
Automatic CE  
CE1 > Vcc 0.2V, CE2 < 0.2V  
40  
250  
40  
250  
µA  
µA  
Power-down Current VIN > Vcc 0.2V, VIN < 0.2V,  
CMOS Inputs  
f = fMAX(Address and Data Only),  
f = 0 (OE, WE, BHE and BLE),  
VCC = 3.3V  
ISB2  
Automatic CE  
CE1 > Vcc 0.2V, CE2 < 0.2V  
9
40  
9
40  
Power-down Current VIN > Vcc 0.2V or VIN < 0.2V,  
CMOS Inputs  
f = 0, VCC =3.3V  
Thermal Resistance[9]  
Parameter  
Description  
Test Conditions  
VFBGA  
Unit  
θJA  
Thermal Resistance  
Test conditions follow standard test methods  
and procedures for measuring thermal  
impedance, per EIA / JESD51.  
55  
°C/W  
(Junction to Ambient)  
θJC  
Thermal Resistance  
17  
°C/W  
(Junction to Case)  
Notes:  
6. V  
7. V  
= V + 0.5V for pulse durations less than 20 ns.  
CC  
IH(MAX)  
= –0.5V for pulse durations less than 20 ns.  
IL(MIN)  
8. Overshoot and undershoot specifications are characterized and are not 100% tested.  
9. Tested initially and after design or process changes that may affect these parameters.  
Document #: 38-05525 Rev. *E  
Page 3 of 10  
CYK128K16SCCB  
Capacitance[9]  
Parameter  
Description  
Input Capacitance  
Output Capacitance  
Test Conditions  
Max.  
8
8
Unit  
pF  
pF  
CIN  
COUT  
TA = 25°C, f = 1 MHz  
V
CC = VCC(typ)  
AC Test Loads and Waveforms  
R1  
ALL INPUT PULSES  
90%  
10%  
VCC  
OUTPUT  
VCC  
GND  
90%  
10%  
Fall Time = 1 V/ns  
R2  
30 pF  
Rise Time = 1 V/ns  
INCLUDING  
JIG AND  
SCOPE  
Equivalent to: THEVENIN EQUIVALENT  
RTH  
OUTPUT  
VTH  
Parameters  
3.0V VCC  
22000  
22000  
11000  
1.50  
Unit  
R1  
R2  
RTH  
VTH  
V
Switching Characteristics (Over the Operating Range) [10]  
CYK128K16SCCB-55  
CYK128K16SCCB-70  
Parameter  
Read Cycle  
tRC  
Description  
Min.  
55[14]  
5
Max.  
Min.  
Max.  
Unit  
Read Cycle Time  
Address to Data Valid  
70  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
tAA  
55  
70  
tOHA  
tACE  
Data Hold from Address Change  
CE1 LOW and CE2 HIGH to Data Valid  
OE LOW to Data Valid  
10  
55  
25  
70  
35  
tDOE  
tLZOE  
tHZOE  
tLZCE  
tHZCE  
tDBE  
OE LOW to Low Z[11, 12]  
5
5
5
5
OE HIGH to High Z[11, 12]  
25  
25  
CE1 LOW and CE2 HIGH to Low Z[11, 12]  
CE1 HIGH and CE2 LOW to High Z[11, 12]  
BLE/BHE LOW to Data Valid  
BLE/BHE LOW to Low Z[11, 12]  
BLE/BHE HIGH to High-Z[11, 12]  
Address Skew  
25  
55  
25  
70  
tLZBE  
5
5
tHZBE  
10  
0
25  
10  
[14]  
tSK  
Write Cycle[13]  
tWC  
tSCE  
Write Cycle Time  
CE1 LOW and CE2 HIGH to Write End  
55  
45  
70  
55  
ns  
ns  
Notes:  
10. Test conditions assume signal transition time of 1V/ns or higher, timing reference levels of V  
/2, input pulse levels of 0V to V  
and output loading of  
CC(typ)  
CC(typ),  
the specified I /I and 30-pF load capacitance  
OL OH  
11. t  
, t  
, t  
and t  
transitions are measured when the outputs enter a high-impedance state.  
HZOE HZCE HZBE  
HZWE  
12. High-Z and Low-Z parameters are characterized and are not 100% tested.  
13. The internal write time of the memory is defined by the overlap of WE, CE = V , CE = V , BHE and/or BLE =V . All signals must be ACTIVE to initiate a write  
1
IL  
2
IH  
IL  
and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that  
terminates write.  
14. To achieve 55-ns performance, the read access should be Chip-enable controlled. In this case t  
is the critical parameter and t is satisfied when the addresses  
SK  
ACE  
are stable prior to chip enable going active. For the 70ns cycle, the addresses must be stable within 10ns after the start of the read cycle.  
Document #: 38-05525 Rev. *E  
Page 4 of 10  
CYK128K16SCCB  
Switching Characteristics (Over the Operating Range) (continued)[10]  
CYK128K16SCCB-55  
CYK128K16SCCB-70  
Parameter  
tAW  
tHA  
tSA  
tPWE  
tBW  
tSD  
tHD  
tHZWE  
tLZWE  
Description  
Address Set-up to Write End  
Address Hold from Write End  
Address Set-up to Write Start  
WE Pulse Width  
BLE/BHE LOW to Write End  
Data Set-up to Write End  
Data Hold from Write End  
WE LOW to High Z[11, 12]  
WE HIGH to Low Z[11, 12]  
Min.  
45  
0
Max.  
Min.  
55  
0
Max.  
Unit  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
0
0
40  
50  
25  
0
55  
55  
25  
0
25  
25  
5
5
Switching Waveforms  
Read Cycle 1 (Address Transition Controlled)[14, 15, 16]  
tRC  
ADDRESS  
t
AA  
tSK  
PREVIOUS DATA VALID  
t
OHA  
DATA OUT  
DATA VALID  
Read Cycle 2 (OE Controlled)[14, 16]  
ADDRESS  
tRC  
tSK  
CE1  
tHZCE  
CE  
2
tACE  
BHE/BLE  
tDBE  
tHZBE  
tLZBE  
OE  
tHZOE  
tDOE  
tLZOE  
HIGH  
IMPEDANCE  
HIGH IMPEDANCE  
DATA OUT  
DATA VALID  
tLZCE  
I
PU  
CC  
50%  
Notes:  
15. Device is continuously selected. OE, CE = V and CE = V .  
IH  
1
IL  
2
16. WE is HIGH for Read Cycle.  
Document #: 38-05525 Rev. *E  
Page 5 of 10  
CYK128K16SCCB  
Switching Waveforms (continued)  
Write Cycle No. 1(WE Controlled)[13, 14, 17, 18, 19]  
t
WC  
ADDRESS  
t
SCE  
CE  
1
C
CE2  
t
t
HA  
AW  
t
t
PWE  
SA  
WE  
t
BW  
/
BHE BLE  
OE  
tHD  
t
SD  
t
HD  
VALIDDATA  
DATAI /O  
DONTCARE  
t
HZOE  
Write Cycle 2 (CE1 or CE2 Controlled)[13, 14, 17, 18, 19]  
tWC  
ADDRESS  
CE1  
tSCE  
CE  
2
tSA  
tAW  
tHA  
tPWE  
WE  
tBW  
BHE/BLE  
OE  
tHD  
tSD  
VALID DATA  
DATA I/O  
DON’T CARE  
tHZOE  
Notes:  
17. Data I/O is high impedance if OE > V  
.
IH  
18. If Chip Enable goes INACTIVE simultaneously with WE = HIGH, the output remains in a high-impedance state.  
19. During the DON’T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied.  
Document #: 38-05525 Rev. *E  
Page 6 of 10  
CYK128K16SCCB  
Switching Waveforms (continued)  
Write Cycle 3 (WE Controlled, OE LOW)[18, 19]  
tWC  
ADDRESS  
CE1  
tSCE  
CE  
2
tBW  
tAW  
BHE/BLE  
tHA  
tSA  
tPWE  
WE  
t
HD  
tSD  
DON’T CARE  
DATAI/O  
VALID DATA  
tLZWE  
tHZWE  
Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[18, 19]  
t
WC  
ADDRESS  
CE  
1
CE2  
t
SCE  
AW  
t
t
HA  
tBW  
BHE/BLE  
WE  
t
SA  
tPWE  
t
HD  
t
D  
SD  
VALIDDATA  
DONT CARE  
DATAI /O  
Document #: 38-05525 Rev. *E  
Page 7 of 10  
CYK128K16SCCB  
Truth Table[20]  
CE1  
H
X
X
L
CE2  
X
L
X
H
WE  
X
X
X
H
OE  
X
X
X
L
BHE BLE  
Inputs/Outputs  
High Z  
High Z  
High Z  
Data Out (I/O0–I/O15  
Mode  
Deselect/Power-down  
Deselect/Power-down  
Deselect/Power-down  
Read  
Power  
X
X
H
L
X
X
H
L
Standby (ISB  
Standby (ISB  
Standby (ISB  
Active (ICC  
Active (ICC  
)
)
)
)
)
)
L
H
H
L
H
L
Data Out (I/O0–I/O7);  
I/O8–I/O15 in High Z  
Read  
L
H
H
L
L
H
Data Out (I/O8–I/O15);  
I/O0–I/O7 in High Z  
Read  
Active (ICC)  
L
L
L
L
H
H
H
H
H
H
H
L
H
H
H
X
L
H
L
L
L
H
L
High Z  
High Z  
High Z  
Output Disabled  
Output Disabled  
Output Disabled  
Active (ICC  
Active (ICC  
Active (ICC  
)
)
)
L
Data In (I/O0–I/O15  
)
Write (Upper Byte and Lower Active (ICC)  
Byte)  
L
L
H
H
L
L
X
X
H
L
L
Data In (I/O0–I/O7);  
I/O8–I/O15 in High Z  
Data In (I/O8–I/O15);  
I/O0 –I/O7 in High Z  
Write (Lower Byte Only)  
Active (ICC  
)
H
Write (Upper Byte Only)  
Active (ICC)  
Ordering Information  
Speed  
Package  
Name  
BV48A  
Operating  
Range  
Industrial  
(ns)  
55  
Ordering Code  
CYK128K16SCCBU-55BVI  
Package Type  
48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm)  
70  
CYK128K16SCCBU-70BVI  
BV48A  
48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm)  
Industrial  
Note:  
20. H = Logic HIGH, L = Logic LOW, X = Don’t Care.  
Document #: 38-05525 Rev. *E  
Page 8 of 10  
CYK128K16SCCB  
Package Diagrams  
48-Lead VFBGA (6 x 8 x 1 mm) BV48A  
51-85150-*B  
MoBL is a registered trademark, and MoBL3 and More Battery Life are trademarks, of Cypress Semiconductor Corporation. All  
product and company names mentioned in this document are the trademarks of their respective holders.  
Document #: 38-05525 Rev. *E  
Page 9 of 10  
© Cypress Semiconductor Corporation, 2004. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use  
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be  
used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its  
products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress  
products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.  
CYK128K16SCCB  
Document History Page  
Document Title: CYK128K16SCCB 2-Mbit (128K x 16) Pseudo Static RAM  
Document Number: 38- 05525  
Orig. of  
REV.  
**  
*A  
ECN NO. Issue Date Change  
Description of Change  
215621  
218183  
225600  
See ECN  
See ECN  
See ECN  
REF  
REF  
AJU  
New data sheet  
Changed ball E3 on package pinout from DNU to NC  
*B  
Change from Advance Information to Preliminary  
Changed Ordering code from CYK128K16SCCB to CYK128K16SCCBU  
Fixed package name typo in ‘Thermal Resistance’ table  
*C  
*D  
*E  
234474  
263150  
263811  
See ECN  
See ECN  
See ECN  
SYT  
PCI  
PCI  
Changed ball E3 on package pinout from NC to DNU  
Changed from Preliminary to Final  
Changed Ambient Temperature with Power Applied from –40°C to +85°C to  
–55°C to +125°C  
Document #: 38-05525 Rev. *E  
Page 10 of 10  
厂商 型号 描述 页数 下载

MERRIMAC

CYK-10R-26G 定向耦合器[ DIRECTIONAL COUPLERS ] 2 页

MERRIMAC

CYK-10R-29G 定向耦合器[ DIRECTIONAL COUPLERS ] 2 页

MERRIMAC

CYK-16R-21G 定向耦合器[ DIRECTIONAL COUPLERS ] 2 页

CYPRESS

CYK001M16SCAU-55BAXI 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 10 页

CYPRESS

CYK001M16SCAU-70BAXI 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 10 页

CYPRESS

CYK001M16SCCA 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 10 页

ETC

CYK001M16SCCAU 内存\n[ Memory ] 10 页

CYPRESS

CYK001M16SCCAU-55BAI 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 10 页

CYPRESS

CYK001M16SCCAU-70BAI 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 10 页

CYPRESS

CYK001M16ZCCA 16兆位( 1M ×16 )伪静态RAM[ 16-Mbit (1M x 16) Pseudo Static RAM ] 11 页

PDF索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

IC型号索引:

A

B

C

D

E

F

G

H

I

J

K

L

M

N

O

P

Q

R

S

T

U

V

W

X

Y

Z

0

1

2

3

4

5

6

7

8

9

Copyright 2024 gkzhan.com Al Rights Reserved 京ICP备06008810号-21 京

0.190175s